# **Experiment 1**

#### Part 1 (4 points)

Design and implement ALU (Arithmetic Logic Unit), Instruction Decoder, and Basic Control unit of a single-cycle MIPS processor, capable of performing the following types of instructions:

R-type: ADD, AND, OR, SUB, XOR, SLT, SLTU

I-type: ADDI, ANDI, ORI

The ALU, Instruction Decoder, and Control should be connected as shown in the diagram below:



The names, widths, and meanings of all inputs and outputs of both units are given in the tables below:

## ALU:

| Name    | Mode | Width | Meaning                |
|---------|------|-------|------------------------|
| А       | In   | 32    | The Value of           |
| A       | 111  | 32    | Reg_A                  |
|         |      |       | The value of           |
| В       | In   | 32    | Reg_B or               |
|         |      |       | immediate              |
|         |      |       | Specific               |
|         |      |       | instruction as         |
| ALII 0D |      | _     | to the ALU             |
| ALU_OP  | ln   | 4     | operation. See         |
|         |      |       | the table of           |
|         |      |       | Operation codes below. |
|         |      |       | codes below.           |
|         |      |       | Result of a            |
| Result  | Out  | 32    | current                |
| result  | Out  | 32    | operation              |
|         |      |       | Value of the           |
|         |      | 1     | Zero flag after        |
| Zero    | Out  |       | the execution          |
|         |      |       | of a current           |
|         |      |       | instruction            |

### **Instruction Decoder:**

| Name        | Mode | Width   | Meaning          |
|-------------|------|---------|------------------|
| Instruction | In   | 32      | Instruction      |
| Instruction |      |         | word             |
| Rs addr     | Out  | 5       | Address of       |
| 1\5_auui    | Out  | 7       | register Rs      |
| Dt oddr     | Out  | 5       | Address of       |
| Rt_addr     | Out  | 5       | register Rt      |
| Dd addr     | Out  | 5       | Address of       |
| Rd_addr     |      |         | register Rd      |
|             |      |         | The opcode for   |
|             |      |         | the instruction. |
| Opcode      | Out  | 6 See t | See the table    |
|             |      |         | of Operation     |
|             |      |         | codes below.     |
| Funct       | Out  | 6       | Specific         |

|     |     |    | instruction to  |
|-----|-----|----|-----------------|
|     |     |    | be executed for |
|     |     |    | the given       |
|     |     |    | opcode. See     |
|     |     |    | the table of    |
|     |     |    | Operation       |
|     |     |    | codes below.    |
| lmm | Out | 16 | immediate field |

## Control:

| Name     | Mode                                    | Width  | Meaning            |
|----------|-----------------------------------------|--------|--------------------|
|          | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | VVIGUI | The opcode for     |
|          | In                                      |        | the instruction.   |
| Opcode   |                                         | 6      | See the table      |
| Оросис   |                                         | O      | of Operation       |
|          |                                         |        | codes below.       |
|          |                                         |        | Specific           |
|          |                                         |        | instruction to     |
|          |                                         |        | be executed for    |
| _ ,      |                                         |        | the given          |
| Funct    | In                                      | 6      | opcode. See        |
|          |                                         |        | the table of       |
|          |                                         |        | Operation          |
|          |                                         |        | codes below.       |
|          |                                         |        | Which register     |
|          | Out                                     |        | address to         |
| RegDst   |                                         | 1      | write to           |
|          |                                         |        | '1' for Rd         |
|          |                                         |        | '0' for Rt         |
|          | Out                                     | 4      | '1' if instruction |
|          |                                         |        | calls for the      |
| RegWrite |                                         |        | result to be       |
|          | Out 1                                   |        | stored in          |
|          |                                         |        | register. Else     |
|          |                                         |        | '0'                |
|          |                                         |        | Which input        |
|          |                                         |        | should go to       |
| ALU_Src  | Out                                     | 1      | the ALU            |
|          |                                         |        | '0' for Reg_A      |
|          |                                         |        | '1' for extImm     |
|          |                                         |        | '1' if the Imm     |
| SignExt  | Out                                     | 1      | value should       |
| Olgricat | Jul                                     |        | be Sign-           |
|          |                                         |        | Extended           |
| ALU_OP   | Out                                     | 4      | Specific           |

|  | instruction as |
|--|----------------|
|  | to the ALU     |
|  | operation. See |
|  | the table of   |
|  | Operation      |
|  | codes below.   |

### **Table of Operation codes:**

| Туре | Opcode<br>(hex) | Funct<br>(hex) | Instruction | ALU_OP<br>(bin) |
|------|-----------------|----------------|-------------|-----------------|
|      | 0               | 20             | ADD         | 0010            |
|      | 0               | 22             | SUB         | 0110            |
| Ь    | 0               | 24             | AND         | 0000            |
| R    | 0               | 25             | OR          | 0001            |
|      | 0               | 26             | XOR         | 1101            |
|      | 0               | 2A             | SLT         | 0111            |
|      | 0               | 2B             | SLTU        | 1110            |
| ı    | 8               | Х              | ADDi        | 0010            |
|      | С               | Х              | ANDi        | 0000            |
|      | D               | Х              | ORi         | 0001            |

The ALU, Instruction Decoder, and Control <u>must be</u> described using two different design styles:

- ALU and Instruction Decoder dataflow description (concurrent statements only)
- Control synthesizable behavioral description (based on a process and case statements).

As a part of the design process for the dataflow description:

 Draw an optimized block diagram of the ALU using medium scale logic components, such as multiplexers, adders, shifters, rotators, 32-bit bitwise AND, etc. Please clearly mark the widths and directions of all buses. 2. Translate your block diagram into a synthesizable VHDL dataflow model (using only concurrent statements).

#### In the lab report include:

- 1. Block diagram of the ALU (hand-drawn hardcopy submitted in class and used during an exit quiz, and an electronic copy submitted using Blackboard in the pdf or MS Word format (preferably, the scanned version of the hand-drawn hardcopy).
- 2. VHDL source codes for the circuit description (electronic versions submitted using Blackboard)
- 3. Testbench and waveforms from the functional simulation (electronic versions submitted using Blackboard).

#### Part 2 (2 bonus points)

Extend the instruction set of the functional unit implemented in Part 1 with the following operations Shift Left Logical (SLL), Shift Right Logical (SRL), Shift Left Logical Variable (SLLV), and Shift Right Logical Variable (SRLV):

| Туре | Opcode<br>(hex) | Funct<br>(hex) | Instruction | ALU_OP<br>(bin) |
|------|-----------------|----------------|-------------|-----------------|
|      | 0               | 0              | SLL         | 1110            |
|      | 0               | 1              | SRL         | 1111            |
|      | 0               | 4              | SLLV        | 1000            |
|      | 0               | 6              | SRLV        | 1001            |

For SRLV and SLLV the shift amount is specified in the register at address Rs and for SRL and SLL the shift amount is stored in the shamt field of the instruction.

Test the circuit implementing both operations first, using a separate testbench.

Then, integrate your design with the design for Part 1.

#### As a part of the design process:

- Draw an optimized block diagram of the variable rotator/shifter using medium scale logic components, such as multiplexers, one-bit shifters, etc.
- Translate your block diagram into two alternative VHDL descriptions

   a. dataflow only model (using only concurrent statements)
   b. structural model at the same level of abstraction as your block diagram. Use dataflow model to describe each individual medium-scale component appearing in your block diagram.
- 3. Write a separate testbench capable of verifying the functionality of both of your descriptions for all instructions and randomly chosen inputs.

#### In the lab report include:

- 1. Optimized block diagram of the variable shifter/rotator (hand-drawn hardcopy submitted in class and used during an exit quiz, and an electronic copy submitted using Blackboard in the pdf or MS Word format (preferably, the scanned version of the hand-drawn hardcopy).
- 2. VHDL source codes for:
  - a. variable rotator and shifter alone, using both types of the circuit description (dataflow and structural)
  - b. integrated design from Parts 1 and 2 (electronic versions submitted using Blackboard)
- 3. Testbench and waveforms from the functional simulation (electronic versions submitted using Blackboard) for
  - a. variable rotator and shifter alone
  - b. integrated design from Parts 1 and 2.

# **Important Dates**

|                 | Monday     | Tuesday    | Wednesday  | Thursday   |
|-----------------|------------|------------|------------|------------|
|                 | section    | section    | section    | section    |
| Hands-on        |            |            |            |            |
| Session and     |            |            |            |            |
| Introduction to | 01/25/2010 | 01/26/2010 | 01/27/2010 | 01/28/2010 |
| the             |            |            |            |            |
| Experiment      |            |            |            |            |
| Demonstration   |            |            |            |            |
| and             |            |            |            |            |
| Deliverables    | 02/01/2010 | 02/02/2010 | 02/03/2010 | 02/03/2010 |
| Due             |            |            |            |            |

Please email your suggestions to Kris Gaj.